English
Language : 

EP80579 Datasheet, PDF (670/1916 Pages) Intel Corporation – Intel® EP80579 Integrated Processor Product Line
Intel® EP80579 Integrated Processor
16.6.1.28 Offset 8Ch: CDUAR2 - Channel 2 Current Descriptor Upper Address
Register
Table 16-324.Offset 8Ch: CDUAR2 - Channel 2 Current Descriptor Upper Address Register
Description:
View: PCI
BAR: EDMALBAR
Bus:Device:Function: 0:1:0
Offset Start: 8Ch
Offset End: 8Fh
Size: 32 bit
Default: 00000000h
Power Well: Core
Bit Range Bit Acronym
Bit Description
Sticky
Bit Reset
Value
The bit descriptions for this register are identical to those for CDUAR0 described in Section 16.6.1.4.
Bit Access
16.6.1.29 Offset 90h: SAR2 - Channel 2 Source Address Register
Table 16-325.Offset 90h: SAR2 - Channel 2 Source Address Register
Description:
View: PCI
BAR: EDMALBAR
Bus:Device:Function: 0:1:0
Offset Start: 90h
Offset End: 93h
Size: 32 bit
Default: 00000000h
Power Well: Core
Bit Range Bit Acronym
Bit Description
Sticky
The bit descriptions for this register are identical to those for SAR0 described in Section 16.6.1.5.
Bit Reset
Value
Bit Access
16.6.1.30 Offset 94h: SUAR2 - Channel 2 Source Upper Address Register
Table 16-326.Offset 94h: SUAR2 - Channel 2 Source Upper Address Register
Description:
View: PCI
BAR: EDMALBAR
Bus:Device:Function: 0:1:0
Offset Start: 94h
Offset End: 97h
Size: 32 bit
Default: 00000000h
Power Well: Core
Bit Range Bit Acronym
Bit Description
Sticky
Bit Reset
Value
The bit descriptions for this register are identical to those for SUAR0 described in Section 16.6.1.6.
Bit Access
Intel® EP80579 Integrated Processor Product Line Datasheet
670
August 2009
Order Number: 320066-003US