English
Language : 

EP80579 Datasheet, PDF (1330/1916 Pages) Intel Corporation – Intel® EP80579 Integrated Processor Product Line
Intel® EP80579 Integrated Processor
35.12.1.21 Offset E5h: SCP – Signal Target Next Capability Pointer Register
Table 35-171.Offset E5h: SCP: Signal Target Next Capability Pointer Register
Description:
View: PCI
BAR: Configuration
Bus:Device:Function: M:8:0
Offset Start: E5h
Offset End: E5h
Size: 8 bit
Default: F0h
Power Well: Core
Bit Range
07 : 00
Bit Acronym
Bit Description
Sticky
SCP
Next Capability Pointer: Hardwired to F0h to indicate the
offset of the next capability.
Bit Reset
Value
F0h
Bit Access
RO
35.12.1.22 Offset E6h: SBC – Signal Target Byte Count Register
Table 35-172.Offset E6h: SBC: Signal Target Byte Count Register
Description:
View: PCI
BAR: Configuration
Bus:Device:Function: M:8:0
Offset Start: E6h
Offset End: E6h
Size: 8 bit
Default: 09h
Power Well: Core
Bit Range
07 : 00
Bit Acronym
Bit Description
Sticky
SBC
Capability Record Byte Count: Hardwired to the number
of bytes in the vendor-specific capability record.
Bit Reset
Value
09h
Bit Access
RO
35.12.1.23 Offset E7h: STYP – Signal Target Capability Type Register
Table 35-173.Offset E7h: STYP: Signal Target Capability Type Register
Description:
View: PCI
BAR: Configuration
Bus:Device:Function: M:8:0
Offset Start: E7h
Offset End: E7h
Size: 8 bit
Default: 01h
Power Well: Core
Bit Range Bit Acronym
Bit Description
07 : 00
STYP
Capability Record Type: Vendor assigned capability
record type (01h, EP80579 signal target capability)
Sticky
Bit Reset
Value
Bit Access
01h
RO
Intel® EP80579 Integrated Processor Product Line Datasheet
1330
August 2009
Order Number: 320066-003US