English
Language : 

EP80579 Datasheet, PDF (1600/1916 Pages) Intel Corporation – Intel® EP80579 Integrated Processor Product Line
Intel® EP80579 Integrated Processor
39.6.1.12 Offset 000000A4h: RxMessageID[0-15] - Receive Message ID
Note:
These registers are implemented in the SRAM which does not have the capability to
mask writes to reserved bits. Therefore, reserved bits in this CSR will be RW. Software
should treat these bits as reserved and not change the reset value of these bits.
Note:
These registers are implemented in SRAM which is not initialized at power-up or upon
reset. So before enabling the CAN, software needs to update these CSR’s with the reset
values.
Table 39-17. Offset 000000A4h: RxMessageID[0-15] - Receive Message ID
Description:
View: PCI 1
BAR: CSRBAR
Bus:Device:Function: M:4:0
000000A4h
Offset Start: at 20h
Offset End: 000000A7h
at 20h
View: PCI 2
BAR: CSRBAR
Bus:Device:Function: M:5:0
000000A4h
Offset Start: at 20h
Offset End: 000000A7h
at 20h
Size: 32 bit
Default: XXXXXXXXh
Power Well: Core
Bit Range
31 :03
02 :00
Bit Acronym
Bit Description
RX_ID_28_0 Identifier (bits [28:0])
RSVD
Reserved
Sticky
Bit Reset
Value
Xh
Xh
Bit Access
RW
RW
39.6.1.13 Offset 000000A8h: RxMessageDataHigh[0-15] - Receive Message
Data High
Note:
These registers are implemented in the SRAM which does not have the capability to
mask writes to reserved bits. Therefore, reserved bits in this CSR will be RW. Software
should treat these bits as reserved and not change the reset value of these bits.
Note:
These registers are implemented in SRAM which is not initialized at power-up or upon
reset. So before enabling the CAN, software needs to update these CSR’s with the reset
values.
Table 39-18. Offset 000000A8h: RxMessageDataHigh[0-15] - Receive Message Data High
Description:
View: PCI 1
BAR: CSRBAR
Bus:Device:Function: M:4:0
000000A8h
Offset Start: at 20h
Offset End: 000000ABh
at 20h
View: PCI 2
BAR: CSRBAR
Bus:Device:Function: M:5:0
000000A8h
Offset Start: at 20h
Offset End: 000000ABh
at 20h
Size: 32 bit
Default: XXXXXXXXh
Power Well: Core
Bit Range
31 :00
Bit Acronym
Bit Description
RxDataHigh RxMessage0 Buffer. Data [63:32].
Sticky
Bit Reset
Value
Xh
Bit Access
RW
Intel® EP80579 Integrated Processor Product Line Datasheet
1600
August 2009
Order Number: 320066-003US