English
Language : 

EP80579 Datasheet, PDF (228/1916 Pages) Intel Corporation – Intel® EP80579 Integrated Processor Product Line
Intel® EP80579 Integrated Processor
Table 7-48. Bus M, Device 1, Function 0: Summary of Gigabit Ethernet MAC Interface PCI
Configuration Registers (Sheet 2 of 2)
Offset Start Offset End
Register ID - Description
Default
Value
F4h
F7h
“Offset F4h: MADR: Message Signalled Interrupt Address Register” on page 1259 00000000h
F8h
F9h
“Offset F8h: MDATA: Message Signalled Interrupt Data Register” on page 1260 0000h
Table 7-49. Bus M, Device2, Function 0: Summary of Gigabit Ethernet MAC Interface PCI
Configuration Registers (Sheet 1 of 2)
Offset Start Offset End
Register ID - Description
Default
Value
00h
02h
04h
06h
08h
09h
0Eh
10h
14h
2Ch
2Eh
34h
3Ch
3Dh
DCh
DDh
DEh
E0h
E4h
E5h
E6h
E7h
E8h
ECh
F0h
F1h
F2h
01h
03h
05h
07h
08h
0Bh
0Eh
13h
17h
2Dh
2Fh
34h
3Ch
3Dh
DCh
DDh
DFh
E1h
E4h
E5h
E6h
E7h
E8h
ECh
F0h
F1h
F3h
“Offset 00h: VID: Vendor Identification Register” on page 1241
8086h
“Offset 02h: DID: Device Identification Register” on page 1242
5048h
“Offset 04h: PCICMD: Device Command Register” on page 1243
0000h
“Offset 06h: PCISTS: PCI Device Status Register” on page 1244
10h
“Offset 08h: RID: Revision ID Register” on page 1245
Variable
“Offset 09h: CC: Class Code Register” on page 1245
020000h
“Offset 0Eh: HDR: Header Type Register” on page 1246
00h
“Offset 10h: CSRBAR: Control and Status Registers Base Address Register” on
page 1246
00000000h
“Offset 14h: IOBAR: CSR I/O Mapped BAR Register” on page 1247
00000001h
“Offset 2Ch: SVID: Subsystem Vendor ID Register” on page 1248
0000h
“Offset 2Eh: SID: Subsystem ID Register” on page 1248
0000h
“Offset 34h: CP: Capabilities Pointer Register” on page 1249
DCh
“Offset 3Ch: IRQL: Interrupt Line Register” on page 1249
00h
“Offset 3Dh: IRQP: Interrupt Pin Register” on page 1250
01h
“Offset DCh: PCID: Power Management Capability ID Register” on page 1251
01h
“Offset DDh: PCP: Power Management Next Capability Pointer Register” on
page 1251
E4h
“Offset DEh: PMCAP: Power Management Capability Register” on page 1252
X023h
“Offset E0h: PMCS: Power Management Control and Status Register” on
page 1253
0000h
“Offset E4h: SCID: Signal Target Capability ID Register” on page 1254
09h
“Offset E5h: SCP: Signal Target Next Capability Pointer Register” on page 1254 F0h
“Offset E6h: SBC: Signal Target Byte Count Register” on page 1255
09h
“Offset E7h: STYP: Signal Target Capability Type Register” on page 1255
01h
“Offset E8h: SMIA: Signal Target IA Mask Register” on page 1256
0h
“Offset ECh: SINT: Signal Target Raw Interrupt Register” on page 1257
00h
“Offset F0h: MCID: Message Signalled Interrupt Capability ID Register” on
page 1258
05h
“Offset F1h: MCP: Message Signalled Interrupt Next Capability Pointer Register” on
page 1258
00h
“Offset F2h: MCTL: Message Signalled Interrupt Control Register” on page 1259 0000h
Intel® EP80579 Integrated Processor Product Line Datasheet
228
August 2009
Order Number: 320066-003US