English
Language : 

EP80579 Datasheet, PDF (1274/1916 Pages) Intel Corporation – Intel® EP80579 Integrated Processor Product Line
Intel® EP80579 Integrated Processor
Table 35-59. Bus M, Device 4, Function 0: Summary of CAN Interface PCI Configuration
Registers (Sheet 2 of 2)
Offset Start Offset End
Register ID - Description
Default
Value
F2h
F3h
“Offset F2h: MCTL: Message Signalled Interrupt Control Register” on page 1289 0000h
F4h
F7h
“Offset F4h: MADR: Message Signalled Interrupt Address Register” on page 1289 00000000h
F8h
F9h
“Offset F8h: MDATA: Message Signalled Interrupt Data Register” on page 1290 0000h
Table 35-60. Bus M, Devices 5, Function 0: Summary of CAN Interface PCI Configuration
Registers (Sheet 1 of 2)
Offset Start Offset End
Register ID - Description
Default
Value
00h
02h
04h
06h
08h
09h
0Eh
10h
2Ch
2Eh
34h
3Ch
3Dh
40h
DCh
DDh
DEh
E0h
E4h
E5h
E6h
E7h
E8h
ECh
F0h
F1h
01h
03h
05h
07h
08h
0Bh
0Eh
13h
2Dh
2Fh
34h
3Ch
3Dh
40h
DCh
DDh
DFh
E1h
E4h
E5h
E6h
E7h
E8h
ECh
F0h
F1h
“Offset 00h: VID: Vendor Identification Register” on page 1275
8086h
“Offset 02h: DID: Device Identification Register” on page 1276
503Ah
“Offset 04h: PCICMD: Device Command Register” on page 1276
0h
“Offset 06h: PCISTS: PCI Device Status Register” on page 1277
10h
“Offset 08h: RID: Revision ID Register” on page 1278
Variable
“Offset 09h: CC: Class Code Register” on page 1278
0C0900h
“Offset 0Eh: HDR: Header Type Register” on page 1279
00h
“Offset 10h: CSRBAR: Control and Status Registers Base Address Register” on
page 1279
00000000h
“Offset 2Ch: SVID: Subsystem Vendor ID Register” on page 1280
0000h
“Offset 2Eh: SID: Subsystem ID Register” on page 1280
0000h
“Offset 34h: CP: Capabilities Pointer Register” on page 1281
DCh
“Offset 3Ch: IRQL: Interrupt Line Register” on page 1281
00h
“Offset 3Dh: IRQP: Interrupt Pin Register” on page 1282
01h
“Offset 40h: CANCTL - CAN Control Register” on page 1282
00h
“Offset DCh: PCID: Power Management Capability ID Register” on page 1283
01h
“Offset DDh: PCP: Power Management Next Capability Pointer Register” on
page 1283
E4h
“Offset DEh: PMCAP: Power Management Capability Register” on page 1284
0023h
“Offset E0h: PMCS: Power Management Control and Status Register” on
page 1284
0000h
“Offset E4h: SCID: Signal Target Capability ID Register” on page 1285
09h
“Offset E5h: SCP: Signal Target Next Capability Pointer Register” on page 1285 F0h
“Offset E6h: SBC: Signal Target Byte Count Register” on page 1286
09h
“Offset E7h: STYP: Signal Target Capability Type Register” on page 1286
01h
“Offset E8h: SMIA: Signal Target IA Mask Register” on page 1287
0h
“Offset ECh: SINT: Signal Target Raw Interrupt Register” on page 1287
00h
“Offset F0h: MCID: Message Signalled Interrupt Capability ID Register” on
page 1288
05h
“Offset F1h: MCP: Message Signalled Interrupt Next Capability Pointer Register” on
page 1288
00h
Intel® EP80579 Integrated Processor Product Line Datasheet
1274
August 2009
Order Number: 320066-003US