English
Language : 

K60P100M100SF2RM Datasheet, PDF (922/1809 Pages) Freescale Semiconductor, Inc – K60 Sub-Family Reference Manual
Functional Description
38.4.2 PDB Trigger Input Source Selection
The PDB has up to 15 trigger input sources, namely Trigger-In 0 to 14. They are
connected to on-chip or off-chip event sources. The PDB can be triggered by software
through the SC[SWTRIG]. SC[TRIGSEL] bits select the active trigger input source or
software trigger.
For the trigger input sources implemented in this MCU, refer to Chip Configuration
information.
38.4.3 DAC Interval Trigger Outputs
PDB can generate the interval triggers for DACs to update their outputs periodically.
DAC interval counter x is reset and started when a trigger input event occurs if
DACINTCx[EXT] is cleared. When the interval counter x is equal to the value set in
DACINTx register, the DAC interval trigger x output generates a pulse of one peripheral
clock cycle width to update the DACx. If DACINTCx[EXT] is set, the DAC interval
counter is bypassed and the interval trigger output x generates a pulse following the
detection of a rising edge on the DAC external trigger input. The counter and interval
trigger can be disabled by clearing the DACINTCx[TOE].
DAC interval counters are also reset when the PDB counter reaches the MOD register
value, therefore when the PDB counter rolls over to zero, the DAC interval counters
starts anew.
Together, the DAC interval trigger pulse and the ADC pre-trigger/trigger pulses allow
precise timing of DAC updates and ADC measurements. This is outlined in the typical
use case described in the following diagram.
K60 Sub-Family Reference Manual, Rev. 6, Nov 2011
922
Freescale Semiconductor, Inc.