English
Language : 

K60P100M100SF2RM Datasheet, PDF (471/1809 Pages) Freescale Semiconductor, Inc – K60 Sub-Family Reference Manual
Field
6
DPA
5–4
Reserved
3–0
CHPRI
Chapter 21 Direct Memory Access Controller (eDMA)
DMA_DCHPRIn field descriptions (continued)
Description
0 Channel n cannot be suspended by a higher priority channel’s service request
1 Channel n can be temporarily suspended by the service request of a higher priority channel
Disable Preempt Ability
0 Channel n can suspend a lower priority channel
1 Channel n cannot suspend any channel, regardless of channel priority
This read-only field is reserved and always has the value zero.
Channel n Arbitration Priority
Channel priority when fixed-priority arbitration is enabled
NOTE: Reset value for the channel priority fields, CHPRI, is equal to the corresponding channel number
for each priority register, i.e., DCHPRI15[CHPRI] equals 0b1111.
21.3.17 TCD Source Address (DMA_TCD_SADDR)
Addresses: 4000_8000h base + 1000h offset + (32d × n), where n = 0d to 15d
Bit 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
R
SADDR
W
Reset x* x* x* x* x* x* x* x* x* x* x* x* x* x* x* x* x* x* x* x* x* x* x* x* x* x* x* x* x* x* x* x*
* Notes:
• x = Undefined at reset.
Field
31–0
SADDR
DMA_TCDn_SADDR field descriptions
Source Address
Description
Memory address pointing to the source data.
K60 Sub-Family Reference Manual, Rev. 6, Nov 2011
Freescale Semiconductor, Inc.
471