English
Language : 

K60P100M100SF2RM Datasheet, PDF (1398/1809 Pages) Freescale Semiconductor, Inc – K60 Sub-Family Reference Manual
Memory Map/Register Definition
Absolute
address
(hex)
SPI memory map (continued)
Register name
Width
(in bits)
Access
Reset value
400A_C000 DSPI Module Configuration Register (SPI2_MCR)
32
R/W 0000_4001h
400A_C008 DSPI Transfer Count Register (SPI2_TCR)
400A_C00C
DSPI Clock and Transfer Attributes Register (In Master
Mode) (SPI2_CTAR0)
400A_C00C
DSPI Clock and Transfer Attributes Register (In Slave
Mode) (SPI2_CTAR0_SLAVE)
400A_C010
DSPI Clock and Transfer Attributes Register (In Master
Mode) (SPI2_CTAR1)
400A_C02C DSPI Status Register (SPI2_SR)
400A_C030
DSPI DMA/Interrupt Request Select and Enable Register
(SPI2_RSER)
400A_C034
DSPI PUSH TX FIFO Register In Master Mode
(SPI2_PUSHR)
400A_C034
DSPI PUSH TX FIFO Register In Slave Mode
(SPI2_PUSHR_SLAVE)
400A_C038 DSPI POP RX FIFO Register (SPI2_POPR)
32
R/W 0000_0000h
32
R/W 7800_0000h
32
R/W 7800_0000h
32
R/W 7800_0000h
32
R/W See section
32
R/W 0000_0000h
32
R/W 0000_0000h
32
R/W 0000_0000h
32
R
0000_0000h
400A_C03C DSPI Transmit FIFO Registers (SPI2_TXFR0)
32
R
0000_0000h
400A_C040 DSPI Transmit FIFO Registers (SPI2_TXFR1)
32
R
0000_0000h
400A_C044 DSPI Transmit FIFO Registers (SPI2_TXFR2)
32
R
0000_0000h
400A_C048 DSPI Transmit FIFO Registers (SPI2_TXFR3)
32
R
0000_0000h
400A_C07C DSPI Receive FIFO Registers (SPI2_RXFR0)
32
R
0000_0000h
400A_C080 DSPI Receive FIFO Registers (SPI2_RXFR1)
32
R
0000_0000h
400A_C084 DSPI Receive FIFO Registers (SPI2_RXFR2)
32
R
0000_0000h
400A_C088 DSPI Receive FIFO Registers (SPI2_RXFR3)
32
R
0000_0000h
Section/
page
49.3.1/
1399
49.3.2/
1402
49.3.3/
1402
49.3.4/
1407
49.3.3/
1402
49.3.5/
1408
49.3.6/
1411
49.3.7/
1413
49.3.8/
1415
49.3.9/
1415
49.3.10/
1416
49.3.10/
1416
49.3.10/
1416
49.3.10/
1416
49.3.11/
1416
49.3.11/
1416
49.3.11/
1416
49.3.11/
1416
1398
K60 Sub-Family Reference Manual, Rev. 6, Nov 2011
Freescale Semiconductor, Inc.