English
Language : 

K60P100M100SF2RM Datasheet, PDF (1743/1809 Pages) Freescale Semiconductor, Inc – K60 Sub-Family Reference Manual
Chapter 53 Integrated interchip sound (I2S)
The following figure is illustrates a transmission case where:
• TCR[TXDIR] and TCR[TFDIR] are set
• CR[TFRCLKDIS] is set a few frames after clearing CR[TE]
• ISR[TRFC] is set at the frame boundary after CR[TE] is cleared. Once software
services this interrupt and later sets CR[TFRCLKDIS] bit, the ISR[TRFC] bit is set
again at next frame boundary.
CLK
FS
Tx Data
CR[TE]
CR[TFCLDIS]
ISR[TFRC]
w1c
Figure 53-60. CR[TFRCLKDIS] assertion in subsequent frame after disabling CR[TE]
53.4.7 Reset
The I2S is affected by the following types of reset:
• Power-on reset—This reset clears the CR[I2SEN] bit, which disables the I2S. All
other status and control bits in the I2S are affected as described in Memory map/
register definition.
• I2S reset—The I2S reset is generated when the CR[I2SEN] bit is cleared. The I2S
status bits are reset to the same state produced by the power-on reset. The I2S control
bits, including those in CR register, are unaffected. The I2S reset is useful for
selective reset of the I2S, without changing the present I2S control bits and without
affecting other peripherals.
53.5 Initialization/application information
The correct sequence to initialize the I2S is as follows:
1. Issue a power-on or I2S reset (CR[I2SEN] = 0).
K60 Sub-Family Reference Manual, Rev. 6, Nov 2011
Freescale Semiconductor, Inc.
1743