English
Language : 

SH7763 Datasheet, PDF (671/2026 Pages) Renesas Technology Corp – Renesas 32-Bit RISC Microcomputer SuperHTM RISC Engine Family SH-4A Series
Section 14 Direct Memory Access Controller (DMAC)
Table 14.11 DMA Transfer Matrix in On-Chip Peripheral module Request Mode
Transfer Destination
Transfer Source
On-chip
peripheral
LBSC space DDRIF space PCIC space module*1 L RAM
LBSC space
No
No
No
Yes
No
DDRIF space
No
No
No
Yes
No
PCIC space
No
No
No
Yes
No
On-chip peripheral
Yes
Yes
module*1
Yes
Yes
Yes
L RAM
No
No
No
Yes
No
[Legend]
Yes: Transfer is available.
No: Transfer is not available.
Note: 1. When the transfer source or the destination is an on-chip peripheral module, the
transfer size should be the same value of its register access size.
The transfer source or the transfer destination should be a register of request source in
on-chip peripheral module request mode. This transfer is available only cycle steal
mode, and when the transfer request source is an on-chip peripheral module, the
transfer is available in channel 0 to 5.
(4) Bus Mode and Channel Priority
When the priority is set in fixed mode (CH0 > CH1) and channel 1 is transferring in burst mode, if
there is a transfer request to channel 0 with a higher priority, the transfer of channel 0 will begin
immediately.
At this time, if channel 0 is also operating in burst mode, the channel 1 transfer will continue after
the channel 0 transfer has completely finished.
When channel 0 is in cycle steal mode, channel 0 with a higher priority performs the transfer of
one transfer unit and the channel 1 transfer is continuously performed without releasing the bus
mastership. The bus mastership will then switch between the two in the order channel 0, channel
1, channel 0, and channel 1.
This example is shown in figure 14.9. When multiple channels are operating in burst modes, the
channel with the highest priority is executed first.
When DMA transfer is executed in the multiple channels, the bus mastership will not be given to
the bus master until all competing burst transfers are complete.
Rev. 1.00 Oct. 01, 2007 Page 605 of 1956
REJ09B0256-0100