English
Language : 

SH7763 Datasheet, PDF (1836/2026 Pages) Renesas Technology Corp – Renesas 32-Bit RISC Microcomputer SuperHTM RISC Engine Family SH-4A Series
Section 41 User Break Controller (UBC)
41.2.2 Match Operation Setting Registers 0 and 1 (CRR0 and CRR1)
CRR0 and CRR1 are readable/writable 32-bit registers which specify the operation to be executed
when channels 0 and 1 satisfy the match condition, respectively. The following operations can be
set in the CRR0 and CRR1 registers: (1) breaking at a desired timing for the instruction fetch cycle
and (2) requesting a break.
• CRR0
Bit : 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16
Initial value : 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
R/W: R R R R R R R R R R R R R R R R
Bit : 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
PCB BIE
Initial value : 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0
R/W: R R R R R R R R R R R R R R R/W R/W
Bit
Bit Name
31 to 14 —
13
—
12 to 2 —
1
PCB
Initial
Value
All 0
1
All 0
0
R/W Description
R Reserved
For read/write in this bit, refer to General Precautions
on Handling of Product.
R Reserved
This bit is always read as 1. The write value should
always be 1.
R Reserved
For read/write in this bit, refer to General Precautions
on Handling of Product.
R/W PC Break Select
Specifies either before or after instruction execution as
the break timing for the instruction fetch cycle. This bit
is invalid for breaks other than the ones for the
instruction fetch cycle.
0: Sets the PC break before instruction execution.
1: Sets the PC break after instruction execution.
Rev. 1.00 Oct. 01, 2007 Page 1770 of 1956
REJ09B0256-0100