English
Language : 

SH7205 Datasheet, PDF (904/1904 Pages) Renesas Technology Corp – Renesas 32-Bit RISC Microcomputer SuperHTM RISC engine Family / SH7200 Series
Section 18 I2C Bus Interface 3 (IIC3)
SCL
SDA
(Input)
MST
1
2
Bit 0 Bit 1
7
8
1
Bit 6 Bit 7 Bit 0
7
8
1
2
Bit 6 Bit 7 Bit 0 Bit 1
TRS
RDRF
ICDRS
Data 1
Data 2
Data 3
ICDRR
Data 1
User
[2] Set MST
processing
(when outputting the clock)
[3] Read ICDRR
Figure 18.15 Receive Mode Operation Timing
Data 2
[3] Read ICDRR
SCL
SDA
(Input)
MST
RCVD
BC2 to BC0
1
2
3
4
5
6
7
8
Bit 0 Bit 1 Bit 2 Bit 3 Bit 4 Bit 5 Bit 6 Bit 7
000
111 110 101 100 011 010 001 000
[2] Set MST
[3] Set the RCVD bit after checking if BC2 = 1
Figure 18.16 Operation Timing For Receiving One Byte (MST = 1)
Rev. 1.00 Mar. 25, 2008 Page 872 of 1868
REJ09B0372-0100