English
Language : 

SH7205 Datasheet, PDF (548/1904 Pages) Renesas Technology Corp – Renesas 32-Bit RISC Microcomputer SuperHTM RISC engine Family / SH7200 Series
Section 12 Multi-Function Timer Pulse Unit 2 (MTU2)
Initial
Bit
Bit Name value R/W Description
0
OLS1P
0
R/W Output Level Select 1P*
This bit selects the output level on TIOC3B in reset-
synchronized PWM mode/complementary PWM mode.
See table 12.36.
Note: * Setting the TOCS bit in TOCR1 to 1 makes this bit setting valid.
Table 12.30 Setting of Bits BF1 and BF0
Bit 7
BF1
0
0
1
1
Bit 6
BF0
0
1
0
1
Description
Complementary PWM Mode
Reset-Synchronized PWM Mode
Does not transfer data from the Does not transfer data from the
buffer register (TOLBR) to TOCR2. buffer register (TOLBR) to TOCR2.
Transfers data from the buffer
Transfers data from the buffer
register (TOLBR) to TOCR2 at the register (TOLBR) to TOCR2 when
crest of the TCNT_4 count.
TCNT_3/TCNT_4 is cleared
Transfers data from the buffer
Setting prohibited
register (TOLBR) to TOCR2 at the
trough of the TCNT_4 count.
Transfers data from the buffer
register (TOLBR) to TOCR2 at the
crest and trough of the TCNT_4
count.
Setting prohibited
Table 12.31 TIOC4D Output Level Select Function
Bit 5
Function
Compare Match Output
OLS3N Initial Output Active Level Up Count
Down Count
0
High level
Low level
High level
Low level
1
Low level
High level
Low level
High level
Note: The reverse phase waveform initial output value changes to the active level after elapse of
the dead time after count start.
Rev. 1.00 Mar. 25, 2008 Page 516 of 1868
REJ09B0372-0100