English
Language : 

SH7205 Datasheet, PDF (450/1904 Pages) Renesas Technology Corp – Renesas 32-Bit RISC Microcomputer SuperHTM RISC engine Family / SH7200 Series
Section 11 Direct Memory Access Controller (DMAC)
11.3.23 DMA Reload Two-Dimensional Addressing Row Setting Register
(DMR2DROWm)
DMR2DROWm is a register used to set the number of rows to be reloaded to the DMA two-
dimensional addressing row setting register (DM2DROWm). To enable the reload function, set
the two-dimensional reload function enable bit (2DRLOD) of DMA control register A
(DMCNTAm) to 1. When enabled, it is necessary to set both the DMA two-dimensional
addressing row setting register (DM2DROWm) and DMA reload two-dimensional addressing row
setting register (DMR2DROWm).
Bit: 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
Initial value: 0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
R/W: R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
Bit: 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
DRRN[15:0]
Initial value: -
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
R/W: R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W
Initial
Bit
Bit Name Value
R/W Description
31 to 16 
All 0
R Reserved
These bits are always read as 0. The write value should
always be 0.
15 to 0 DRRN
[15:0]
Undefined R/W DMA Block Data Row Count for Reloading
These bits are used to set the number of rows in one block
to be reloaded to the DMA two-dimensional addressing row
setting register.
00000000_00000000: 1 row
:
11111111_11111111: 65536 rows
Rev. 1.00 Mar. 25, 2008 Page 418 of 1868
REJ09B0372-0100