English
Language : 

SH7205 Datasheet, PDF (560/1904 Pages) Renesas Technology Corp – Renesas 32-Bit RISC Microcomputer SuperHTM RISC engine Family / SH7200 Series
Section 12 Multi-Function Timer Pulse Unit 2 (MTU2)
12.3.29 Timer Dead Time Enable Register (TDER)
TDER is an 8-bit readable/writable register that controls dead time generation in complementary
PWM mode. The MTU2 has one TDER in channel 3. TDER must be modified only while TCNT
stops.
Bit: 7
6
5
4
3
2
1
0
-
-
-
-
-
-
- TDER
Initial value: 0
0
0
0
0
0
0
1
R/W: R
R
R
R
R
R
R R/(W)
Initial
Bit
Bit Name Value R/W Description
7 to 1 —
All 0
R
Reserved
These bits are always read as 0. The write value should
always be 0.
0
TDER
1
R/(W) Dead Time Enable
Specifies whether to generate dead time.
0: Does not generate dead time
1: Generates dead time*
[Clearing condition]
• When 0 is written to TDER after reading TDER = 1
Note: * TDDR must be set to 1 or a larger value.
Rev. 1.00 Mar. 25, 2008 Page 528 of 1868
REJ09B0372-0100