English
Language : 

SH7205 Datasheet, PDF (850/1904 Pages) Renesas Technology Corp – Renesas 32-Bit RISC Microcomputer SuperHTM RISC engine Family / SH7200 Series
Section 17 Synchronous Serial Communication Unit (SSU)
(1) When SSUMS = 0, BIDE = 0 (standard mode),
MSS = 1, TE = 1, and RE = 1
SSCK
(2) When SSUMS = 0, BIDE = 0 (standard mode),
MSS = 0, TE = 1, and RE = 1
SSCK
Shift register
(SSTRSR)
SSO
SSI
Shift register
(SSTRSR)
SSO
SSI
(3) When SSUMS = 0, BIDE = 1 (bidirectional mode),
MSS = 1, and either TE or RE = 1
SSCK
(4) When SSUMS = 0, BIDE = 1 (bidirectional mode),
MSS = 0, and either TE or RE = 1
SSCK
Shift register
(SSTRSR)
(5) When SSUMS = 1 and MSS = 1
SSO
SSI
SSCK
Shift register
(SSTRSR)
(6) When SSUMS = 1 and MSS = 0
SSO
SSI
SSCK
Shift register
(SSTRSR)
SSO
SSI
Shift register
(SSTRSR)
SSO
SSI
Figure 17.3 Relationship between Data Input/Output Pins and the Shift Register
Rev. 1.00 Mar. 25, 2008 Page 818 of 1868
REJ09B0372-0100