English
Language : 

SH7205 Datasheet, PDF (524/1904 Pages) Renesas Technology Corp – Renesas 32-Bit RISC Microcomputer SuperHTM RISC engine Family / SH7200 Series
Section 12 Multi-Function Timer Pulse Unit 2 (MTU2)
• TIER2_0
Bit: 7
6
5
4
3
2
1
0
TTGE2 -
-
-
-
- TGIEF TGIEE
Initial value: 0
0
0
0
0
0
0
0
R/W: R/W R
R
R
R
R R/W R/W
Bit
Bit Name
7
TTGE2
6 to 2 —
1
TGIEF
0
TGIEE
Initial
Value
0
All 0
0
0
R/W
R/W
R
R/W
R/W
Description
A/D Converter Start Request Enable 2
Enables or disables generation of A/D converter start
requests by compare match between TCNT_0 and
TGRE_0.
0: A/D converter start request generation by compare
match between TCNT_0 and TGRE_0 disabled
1: A/D converter start request generation by compare
match between TCNT_0 and TGRE_0 enabled
Reserved
These bits are always read as 0. The write value should
always be 0.
TGR Interrupt Enable F
Enables or disables interrupt requests by compare
match between TCNT_0 and TGRF_0.
0: Interrupt requests (TGIF) by TGFE bit disabled
1: Interrupt requests (TGIF) by TGFE bit enabled
TGR Interrupt Enable E
Enables or disables interrupt requests by compare
match between TCNT_0 and TGRE_0.
0: Interrupt requests (TGIE) by TGEE bit disabled
1: Interrupt requests (TGIE) by TGEE bit enabled
Rev. 1.00 Mar. 25, 2008 Page 492 of 1868
REJ09B0372-0100