English
Language : 

SH7205 Datasheet, PDF (346/1904 Pages) Renesas Technology Corp – Renesas 32-Bit RISC Microcomputer SuperHTM RISC engine Family / SH7200 Series
Section 10 Bus State Controller (BSC)
(b) 16-Bit Bus Channel
If a 16-bit bus is selected by the external bus width select bits in the CSn control register, A25 to
A1 are enabled as address signals for word units, and A0 is disabled (fixed at low level). Table
10.7 lists the data alignment corresponding to byte addresses for different data sizes.
If byte strobe mode (WRMOD = 0) is selected, the WE1 and WE0 signals indicate the bits to be
accessed. For read access, however, all bits are access targets regardless of the state of the WE1
and WE0 signals.
If one-write strobe mode (WRMOD = 1) is selected, the BC1 to BC0 signals indicate access
targets for both read and write. For write access, the write strobe signal WE is also asserted.
Table 10.7 Data Alignment (16-Bit Bus Channel)
Data Size
Byte Address
DATA
(Lower 2 Bits) [31:24] [23:16] [15:8] [7:0] [3]
WE/BC
[2] [1] [0]
Byte
0
×
×
O
×
*
*
L
H
1
×
×
×
O
*
*
H
L
2
×
×
O
×
*
*
L
H
3
×
×
×
O
*
*
H
L
Word
0
×
×
O
O
*
*
L
L
2
×
×
O
O
*
*
L
L
Longword
0 (1st)
×
×
O
O
*
*
L
L
2 (2nd)
×
×
O
O
*
*
L
L
Note: The valid bits on the data bus for each data size are indicated by circles (O).
Crosses (×) indicate bus data bits that are undefined.
Asterisks (*) indicate write/byte control bits that are disabled (fixed at high level).
Rev. 1.00 Mar. 25, 2008 Page 314 of 1868
REJ09B0372-0100