English
Language : 

SH7205 Datasheet, PDF (1093/1904 Pages) Renesas Technology Corp – Renesas 32-Bit RISC Microcomputer SuperHTM RISC engine Family / SH7200 Series
Section 22 D/A Converter (DAC)
22.3 Register Descriptions
The D/A converter has the following registers.
Table 22.2 Register Configuration
Register Name
D/A data register 0
D/A data register 1
D/A control register
Abbreviation R/W
DADR0
R/W
DADR1
R/W
DACR
R/W
Initial
Value
H'00
H'00
H'1F
Address
H'FFFE4C00
H'FFFE4C01
H'FFFE4C02
Access
Size
8, 16
8, 16
8, 16
22.3.1 D/A Data Registers 0 and 1 (DADR0 and DADR1)
DADR is an 8-bit readable/writable register that stores data to which D/A conversion is to be
performed. Whenever analog output is enabled, the values in DADR are converted and output to
the analog output pins.
Bit: 7
6
5
4
3
2
1
0
Initial value: 0
0
0
0
0
0
0
0
R/W: R/W R/W R/W R/W R/W R/W R/W R/W
Rev. 1.00 Mar. 25, 2008 Page 1061 of 1868
REJ09B0372-0100