English
Language : 

SH7263 Datasheet, PDF (639/1862 Pages) Renesas Technology Corp – Renesas 32-Bit RISC Microcomputer SuperHTM RISC engine Family / SH7260 Series
Section 11 Multi-Function Timer Pulse Unit 2 (MTU2)
(4) Status Flag Clearing Timing
After a status flag is read as 1 by the CPU, it is cleared by writing 0 to it. When the DMAC is
activated, the flag is cleared automatically. Figure 11.96 shows the timing for status flag clearing
by the CPU, and figure 11.97 shows the timing for status flag clearing by the DMAC.
TSR write cycle
T1
T2
Pφ
Address
TSR address
Write signal
Status flag
Interrupt
request signal
Figure 11.96 Timing for Status Flag Clearing by CPU
Pφ, Bφ
DMAC read cycle
DMAC write cycle
Address
Source address
Destination
address
Status flag
Interrupt
request signal
Flag clear
signal
Figure 11.97 Timing for Status Flag Clearing by DMAC Activation
Rev. 2.00 Mar. 14, 2008 Page 605 of 1824
REJ09B0290-0200