English
Language : 

SH7263 Datasheet, PDF (1787/1862 Pages) Renesas Technology Corp – Renesas 32-Bit RISC Microcomputer SuperHTM RISC engine Family / SH7260 Series
Section 35 Electrical Characteristics
Item
Symbol Min.
Max. Unit Figure
Read data hold time
tNRDH
5
⎯
ns Figures 35.71,
35.73
Data write setup time
tNDWS
32 × tpcyc
⎯
ns Figure 35.72
Command to status read transition
time
tNCDSR
4 × tfcyc
⎯
ns Figure 35.73
Command output off to status read tNCDFSR 3.5 × tfcyc
⎯
ns
transition time
Status read setup time
tNSTS
2.5 × tfcyc
⎯
ns
Note:
tfcyc indicates the period of one cycle of the FLCTL clock.
t indicates the period of one cycle of the FLCTL clock when the value of the NANDWF bit
wfcyc
is 0. On the other hand, twfcyc indicates the period of two cycles of the FLCTL clock when the
value of the NANDWF bit is 1.
t indicates the period of one cycle of the peripheral clock (Pφ).
pcyc
FCE
(Low)
FCDE
FOE
FWE
FSC
(High)
NAF7 to NAF0
(High)
FRB
tNCDS
tNWP
tNCDH
tNCDAD1
tNDOS tNDOH
Command
Figure 35.69 NAND Type Flash Memory Command Issuance Timing
Rev. 2.00 Mar. 14, 2008 Page 1753 of 1824
REJ09B0290-0200