English
Language : 

SH7263 Datasheet, PDF (1063/1862 Pages) Renesas Technology Corp – Renesas 32-Bit RISC Microcomputer SuperHTM RISC engine Family / SH7260 Series
Section 20 IEBusTM Controller (IEB)
Table 20.6 Functions of Each Block
Block
Internal bus interface
IEBus interface
Register
Transmit controller
Receive controller
Transmit data buffer
Receive data buffer
Function
Internal bus interface
• Data width: 8 bits
• IEB register access
Interface conforms to IEBus specifications
• Outputs data from transmit controller to IEBus in IEBus
specification bit format
• Picks out frame data in IEBus specification bit format to transfer
to receive controller
IEB control register
• Register to control IEB
• Readable/writable from internal bus
Transmits data in transmit buffer to IEBus
• Generates transmit frame combining header information in
register and data in transmit buffer to transmits
• Detects transmit error
Stores data from IEBus in receive buffer
• Stores header information and data in received frame in register
and receive buffer, respectively
• Detects receive error
Buffer for data transmission
• Buffer that stores data to be transmitted to IEBus
• Buffer size: 128 bytes
Buffer for data reception
• Buffer that stores data received from IEBus
• Buffer size: 128 bytes
20.2 Input/Output Pins
Table 20.7 Pin Configuration
Name
IEB receive data pin
IEB transmit data pin
Abbreviation I/O
IERxD
Input
IETxD
Output
Function
Receive data input pin
Transmit data output pin
Rev. 2.00 Mar. 14, 2008 Page 1029 of 1824
REJ09B0290-0200