English
Language : 

SH7263 Datasheet, PDF (219/1862 Pages) Renesas Technology Corp – Renesas 32-Bit RISC Microcomputer SuperHTM RISC engine Family / SH7260 Series
Section 6 Interrupt Controller (INTC)
6.9 Data Transfer with Interrupt Request Signals
Interrupt request signals can be used to activate the DMAC and transfer data.
Interrupt sources that are designated to activate the DMAC are masked without being input to the
INTC. The mask condition is as follows:
Mask condition = DME • (DE0 • interrupt source select 0 + DE1 • interrupt source select 1
+ DE2 • interrupt source select 2 + DE3 • interrupt source select 3 +
DE4 • interrupt source select 4 + DE5 • interrupt source select 5 + DE6
• interrupt source select 6 + DE7 • interrupt source select 7)
Figure 6.13 shows a block diagram of interrupt control.
Here, DME is bit 0 in DMAOR of the DMAC, and DEn (n = 0 to 7) is bit 0 in CHCR0 to CHCR7
of the DMAC. For details, see section 10, Direct Memory Access Controller (DMAC).
Interrupt source
Interrupt source
flag clearing
(by DMAC)
DMAC
Interrupt source (not specified as DMAC activating source)
INTC
CPU interrupt request
CPU
Figure 6.13 Interrupt Control Block Diagram
Rev. 2.00 Mar. 14, 2008 Page 185 of 1824
REJ09B0290-0200