English
Language : 

SH7263 Datasheet, PDF (1745/1862 Pages) Renesas Technology Corp – Renesas 32-Bit RISC Microcomputer SuperHTM RISC engine Family / SH7260 Series
Section 35 Electrical Characteristics
CKIO
A25 to A0
A12/A11*1
Tr
Tc1
Tcw
tAD1
tAD1
Row address
Column address
tAD1
tAD1
tAD1
READA command
Td1
Tde
tAD1
CSn
RD/WR
RASU/L
CASU/L
DQMxx
tCSD1
tRWD1
tRASD1
tRASD1
tCASD1
tCASD1
tDQMD1
D31 to D0
BS
tBSD
tBSD
tCSD1
tRWD1
tDQMD1
tRDS2
tRDH2
CKE
DACKn
TENDn*2
tDACD
(High)
tDACD
Notes: 1. An address pin to be connected to pin A10 of SDRAM.
2. The waveform for DACKn and TENDn is when active low is specified.
Figure 35.22 Synchronous DRAM Single Read Bus Cycle
(Auto Precharge, CAS Latency 2, WTRCD = 0 Cycle, WTRP = 0 Cycle)
Rev. 2.00 Mar. 14, 2008 Page 1711 of 1824
REJ09B0290-0200