English
Language : 

PXR40RM Datasheet, PDF (854/1434 Pages) Freescale Semiconductor, Inc – PXR40 Microcontroller
FlexCAN Module
Table 24-20. CAN Standard Compliant Bit Time Segment Settings
Time Segment 1
Time Segment 2
Re-synchronization
Jump Width
5 .. 10
4 .. 11
5 .. 12
6 .. 13
7 .. 14
8 .. 15
9 .. 16
2
1 .. 2
3
1 .. 3
4
1 .. 4
5
1 .. 4
6
1 .. 4
7
1 .. 4
8
1 .. 4
NOTE
It is the user’s responsibility to ensure the bit time settings are in compliance
with the CAN standard. For bit time calculations, use an IPT (Information
Processing Time) of 2, which is the value implemented in the FlexCAN
module.
24.4.8.5 Arbitration and Matching Timing
During normal transmission or reception of frames, the arbitration, matching, move-in and move-out
processes are executed during certain time windows inside the CAN frame, as shown in Figure 24-18.
CRC (15)
Matching/Arbitration Window (24 bits)
Start Move
(bit 6)
EOF (7)
Interm
Move
Window
Figure 24-18. Arbitration, Match and Move Time Windows
When doing matching and arbitration, FlexCAN needs to scan the whole Message Buffer memory during
the available time slot. In order to have sufficient time to do that, the following requirements must be
observed:
• A valid CAN bit timing must be programmed, as indicated in Table 24-20
• The peripheral clock frequency can not be smaller than the oscillator clock frequency, i.e. the PLL
can not be programmed to divide down the oscillator clock
• There must be a minimum ratio between the peripheral clock frequency and the CAN bit rate, as
specified in Table 24-21
24-44
PXR40 Microcontroller Reference Manual, Rev. 1
Freescale Semiconductor