English
Language : 

PXS20RM Datasheet, PDF (1087/1368 Pages) Freescale Semiconductor, Inc – PXS20 Microcontroller
Mode Entry Module (MC_ME)
Table 32-13. Run Peripheral Configuration Registers (ME_RUN_PC0…7) Field Descriptions (continued)
Field
TEST
RESET
Peripheral control during TEST
0 Peripheral is frozen with clock gated
1 Peripheral is active
Peripheral control during RESET
0 Peripheral is frozen with clock gated
1 Peripheral is active
Description
32.3.2.19 Low-Power Peripheral Configuration Registers (ME_LP_PC0…7)
Address 0xC3FD_C0A0 - 0xC3FD_C0BC
Access: User read, Supervisor read/write, Test read/write
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
W
Reset 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R0 0 0 0 0
0
00000000
W
Reset 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
Figure 32-23. Low-Power Peripheral Configuration Registers (ME_LP_PC0…7)
These registers configure eight different types of peripheral behavior during non-run modes.
Table 32-14. Low-Power Peripheral Configuration Registers (ME_LP_PC0…7) Field Descriptions
Field
STOP0
HALT0
Peripheral control during STOP0
0 Peripheral is frozen with clock gated
1 Peripheral is active
Peripheral control during HALT0
0 Peripheral is frozen with clock gated
1 Peripheral is active
Description
32.3.2.20 Peripheral Control Registers (ME_PCTL0…143)
Address 0xC3FD_C0C0 - 0xC3FD_C14F
Access: User read, Supervisor read/write, Test read/write
0
R
0
W
Reset
0
1
DBG_F
0
2
3
4
LP_CFG
0
0
0
5
6
7
RUN_CFG
0
0
0
Figure 32-24. Peripheral Control Registers (ME_PCTL0…143)
These registers select the configurations during run and non-run modes for each peripheral.
Freescale Semiconductor
PXS20 Microcontroller Reference Manual, Rev. 1
32-31