English
Language : 

SH7261 Datasheet, PDF (167/1348 Pages) Renesas Technology Corp – 32-Bit RISC Microcomputer SuperHTM RISC engine Family / SH7260 Series
Section 6 Interrupt Controller (INTC)
6.3.12 DMA Transfer Request Enable Register 2 (DREQER2)
DMA transfer request enable register 2 (DREQER2) is an 8-bit readable/writable register that
enables/disables the SCIF (channels 4 to 7) DMA transfer requests, and enables/disables CPU
interrupt requests.
DMA transfer request enable register 2 is initialized by a power-on reset or in deep standby mode.
Bit: 7
6
5
4
3
2
1
0
SCIF SCIF SCIF SCIF SCIF SCIF SCIF SCIF
7ch TX 7ch RX 6ch TX 6ch RX 5ch TX 5ch RX 4ch TX 4ch RX
Initial value: 0
0
0
0
0
0
0
0
R/W: R/W R/W R/W R/W R/W R/W R/W R/W
Bit Bit Name
Initial
Value R/W Description
7
SCIF 7ch TX 0
R/W DMA Transfer Request Enable Bits
6
SCIF 7ch RX 0
5
SCIF 6ch TX 0
4
SCIF 6ch RX 0
3
SCIF 5ch TX 0
2
SCIF 5ch RX 0
R/W These bits enable/disable DMA transfer requests, and
R/W enable/disable CPU interrupt requests.
R/W
0: DMA transfer request disabled, CPU interrupt
request enabled
R/W 1: DMA transfer request enabled, CPU interrupt request
R/W
disabled
1
SCIF 4ch TX 0
R/W
0
SCIF 4ch RX 0
R/W
Rev. 2.00 Sep. 07, 2007 Page 135 of 1312
REJ09B0320-0200