English
Language : 

SH7261 Datasheet, PDF (16/1348 Pages) Renesas Technology Corp – 32-Bit RISC Microcomputer SuperHTM RISC engine Family / SH7260 Series
11.10 Reload Function................................................................................................................. 367
11.11 Rotate Function.................................................................................................................. 369
11.12 Transfer Speed ................................................................................................................... 370
11.13 Usage Note......................................................................................................................... 371
11.13.1 Note on Making a Transition To Software Standby Mode or
Deep Standby Mode ............................................................................................. 371
Section 12 Multi-Function Timer Pulse Unit 2 (MTU2)................................... 373
12.1 Features.............................................................................................................................. 373
12.2 Input/Output Pins............................................................................................................... 379
12.3 Register Descriptions......................................................................................................... 380
12.3.1 Timer Control Register (TCR).............................................................................. 386
12.3.2 Timer Mode Register (TMDR)............................................................................. 390
12.3.3 Timer I/O Control Register (TIOR)...................................................................... 393
12.3.4 Timer Compare Match Clear Register (TCNTCMPCLR).................................... 412
12.3.5 Timer Interrupt Enable Register (TIER)............................................................... 413
12.3.6 Timer Status Register (TSR)................................................................................. 418
12.3.7 Timer Buffer Operation Transfer Mode Register (TBTM)................................... 425
12.3.8 Timer Input Capture Control Register (TICCR)................................................... 426
12.3.9 Timer A/D Converter Start Request Control Register (TADCR) ......................... 427
12.3.10 Timer A/D Converter Start Request Cycle Set Registers
(TADCORA_4 and TADCORB_4)...................................................................... 430
12.3.11 Timer A/D Converter Start Request Cycle Set Buffer Registers
(TADCOBRA_4 and TADCOBRB_4) ................................................................ 431
12.3.12 Timer Counter (TCNT)......................................................................................... 431
12.3.13 Timer General Register (TGR) ............................................................................. 432
12.3.14 Timer Start Register (TSTR) ................................................................................ 433
12.3.15 Timer Synchronous Register (TSYR)................................................................... 435
12.3.16 Timer Counter Synchronous Start Register (TCSYSTR) ..................................... 437
12.3.17 Timer Read/Write Enable Register (TRWER) ..................................................... 439
12.3.18 Timer Output Master Enable Register (TOER) .................................................... 440
12.3.19 Timer Output Control Register 1 (TOCR1).......................................................... 441
12.3.20 Timer Output Control Register 2 (TOCR2).......................................................... 444
12.3.21 Timer Output Level Buffer Register (TOLBR) .................................................... 447
12.3.22 Timer Gate Control Register (TGCR) .................................................................. 448
12.3.23 Timer Subcounter (TCNTS) ................................................................................. 450
12.3.24 Timer Dead Time Data Register (TDDR)............................................................. 451
12.3.25 Timer Cycle Data Register (TCDR) ..................................................................... 451
12.3.26 Timer Cycle Buffer Register (TCBR)................................................................... 452
12.3.27 Timer Interrupt Skipping Set Register (TITCR)................................................... 452
Rev. 2.00 Sep. 07, 2007 Page xvi of xxxii