English
Language : 

82NM10 Datasheet, PDF (517/671 Pages) Intel Corporation – Intel® NM10 Family Express Chipset
EHCI Controller Registers (D29:F7)
16 EHCI Controller Registers
(D29:F7)
16.1
Note:
Note:
USB EHCI Configuration Registers
(USB EHCI—D29:F7)
Register address locations that are not shown in Table 16-140 should be treated as
Reserved (see Section 9.2 for details).
All configuration registers in this section are in the core well and reset by a core well
reset and the D3-to-D0 warm reset, except as noted.
Table 16-140.USB EHCI PCI Register Address Map (USB EHCI—D29:F7) (Sheet 1 of 2)
Offset
Mnemonic
Register Name
Default
Value
Type
00h–01h VID
02h–03h DID
04h–05h
06h–07h
08h
PCICMD
PCISTS
RID
09h
PI
0Ah
SCC
0Bh
BCC
0Dh PMLT
10h–13h MEM_BASE
2Ch–2Dh SVID
2Eh–2Fh SID
34h
3Ch
3Dh
CAP_PTR
INT_LN
INT_PN
50h
PWR_CAPID
51h
NXT_PTR1
52h–53h PWR_CAP
Vendor Identification
Device Identification
PCI Command
PCI Status
Revision Identification
Programming Interface
Sub Class Code
Base Class Code
Primary Master Latency Timer
Memory Base Address
USB EHCI Subsystem Vendor
Identification
USB EHCI Subsystem
Identification
Capabilities Pointer
Interrupt Line
Interrupt Pin
PCI Power Management Capability
ID
Next Item Pointer #1
8086h
See register
description.
0000h
0290h
See register
description
20h
03h
0Ch
00h
00000000h
XXXXh
XXXXh
50h
00h
See register
description
01h
58h
Power Management Capabilities
C9C2h
RO
RO
R/W, RO
R/W, RO
RO
RO
RO
RO
RO
R/W, RO
R/W
(special)
R/W
(special)
RO
R/W
RO
RO
R/W
(special)
R/W
(special)
Datasheet
517