English
Language : 

82NM10 Datasheet, PDF (477/671 Pages) Intel Corporation – Intel® NM10 Family Express Chipset
SATA Controller Registers (D31:F2)
Bit
Description
0 Resource Type Indicator (RTE) — RO. Hardwired to 1 to indicate a request for I/O
space.
15.1.15 ABAR — AHCI Base Address Register
(SATA–D31:F2)
15.1.15.1 Non AHCI Capable (Chipset Feature Supported Components Only)
Address Offset: 24h–27h
Default Value: 00000000h
Bit
31:0 Reserved
Attribute:
Size:
Description
RO
32 bits
15.1.15.2 AHCI Capable
Address Offset: 24h–27h
Default Value: 00000000h
Attribute:
Size:
R/W, RO
32 bits
This register allocates space for the memory registers defined in Section 15.3. For non-
ACHI capable Chipset components, this register is reserved and read only, unless the
SCRAE bit (offset 94h:bit 9) is set, in which case the register follows the definition
given in Section 15.1.15.2.
Bit
Description
31:10 Base Address (BA) — R/W. Base address of register memory space (aligned to 1 KB)
9:4 Reserved
3 Prefetchable (PF) — RO. Indicates that this range is not pre-fetchable
2:1 Type (TP) — RO. Indicates that this range can be mapped anywhere in 32-bit address
space.
0 Resource Type Indicator (RTE) — RO. Hardwired to 0 to indicate a request for
register memory space.
NOTES:
1.
When the MAP.MV register is programmed for combined mode (00b), this register is RO.
Software is responsible for clearing this bit before entering combined mode.
2.
The ABAR register must be set to a value of 0001_0000h or greater.
15.1.16 SVID—Subsystem Vendor Identification Register
(SATA–D31:F2)
Address Offset: 2Ch–2Dh
Default Value: 0000h
Lockable:
No
Attribute:
Size:
Power Well:
R/WO
16 bits
Core
Bit
Description
15:0 Subsystem Vendor ID (SVID) — R/WO. Value is written by BIOS. No hardware
action taken on this value.
Datasheet
477