|
82NM10 Datasheet, PDF (302/671 Pages) Intel Corporation – Intel® NM10 Family Express Chipset | |||
|
◁ |
LAN Controller Registers (B1:D8:F0)
11.1.4
Note:
PCISTSâPCI Status Register
(LAN ControllerâB1:D8:F0)
Offset Address: 06hâ07h
Default Value: 0290h
Attribute:
Size:
RO, R/WC
16 bits
For the writable bits, software must write a 1 to clear bits that are set. Writing a 0 to
the bit has no effect.
Bit
15
14
13
12
11
10:9
8
7
6
5
4
3
Description
Detected Parity Error (DPE) â R/WC.
0 = Parity error Not detected.
1 = The Chipset's integrated LAN controller has detected a parity error on the PCI bus
(will be set even if Parity Error Response is disabled in the PCI Command register).
Signaled System Error (SSE) â R/WC.
0 = Integrated LAN controller has not asserted SERR#
1 = The chipsetâs integrated LAN controller has asserted SERR#. SERR# can be routed
to cause NMI, SMI#, or interrupt.
Master Abort Status (RMA) â R/WC.
0 = Master Abort not generated
1 = The chipsetâs integrated LAN controller (as a PCI master) has generated a master
abort.
Received Target Abort (RTA) â R/WC.
0 = Target abort not received.
1 = The chipsetâs integrated LAN controller (as a PCI master) has received a target
abort.
Signaled Target Abort (STA) â RO. Hardwired to 0. The device will not signal Target
Abort.
DEVSEL# Timing Status (DEV_STS) â RO.
01h = Medium timing.
Data Parity Error Detected (DPED) â R/WC.
0 = Parity error not detected (conditions below are not met).
1 = All of the following three conditions have been met:
1.
The LAN controller is acting as bus master
2.
The LAN controller has asserted PERR# (for reads) or detected PERR# asserted
(for writes)
3.
The Parity Error Response bit in the LAN controllerâs PCI Command Register is
set.
Fast Back to Back Capable (FB2BC) â RO. Hardwired to 1. The device can accept
fast back-to-back transactions.
User Definable Features (UDF) â RO. Hardwired to 0. Not implemented.
66 MHz Capable (66MHZ_CAP) â RO. Hardwired to 0. The device does not support
66 MHz PCI.
Capabilities List (CAP_LIST) â RO.
0 = The EEPROM indicates that the integrated LAN controller does not support PCI
Power Management.
1 = The EEPROM indicates that the integrated LAN controller supports PCI Power
Management.
Interrupt Status (INTS) â RO. This bit indicates that an interrupt is pending. It is
independent from the state of the Interrupt Enable bit in the command register.
302
Datasheet
|
▷ |