|
82NM10 Datasheet, PDF (381/671 Pages) Intel Corporation – Intel® NM10 Family Express Chipset | |||
|
◁ |
LPC Interface Bridge Registers (D31:F0)
13.2.11 DMA_WRMSKâDMA Write All Mask Register
(LPC I/FâD31:F0)
I/O Address:
Default Value:
Lockable:
Ch. #0â3 = 0Fh;
Ch. #4â7 = DEh
0000 1111
No
Attribute:
Size:
Power Well:
R/W
8-bit
Core
Bit
Description
7:4 Reserved. Must be 0.
3:0 Channel Mask Bits â R/W. This register permits all four channels to be
simultaneously enabled/disabled instead of enabling/disabling each channel
individually, as is the case with the Mask Register â Write Single Mask Bit. In addition,
this register has a read path to allow the status of the channel mask bits to be read. A
channel's mask bit is automatically set to 1 when the Current Byte/Word Count Register
reaches terminal count (unless the channel is in auto-initialization mode).
Setting the bit(s) to a 1 disables the corresponding DREQ(s). Setting the bit(s) to a 0
enables the corresponding DREQ(s). Bits [3:0] are set to 1 upon part reset or Master
Clear. When read, bits [3:0] indicate the DMA channel [3:0] ([7:4]) mask status.
Bit 0 = Channel 0 (4)1 = Masked, 0 = Not Masked
Bit 1 = Channel 1 (5)1 = Masked, 0 = Not Masked
Bit 2 = Channel 2 (6)1 = Masked, 0 = Not Masked
Bit 3 = Channel 3 (7)1 = Masked, 0 = Not Masked
NOTE: Disabling channel 4 also disables channels 0â3 due to the cascade of channelâs
0 â 3 through channel 4.
13.3 Timer I/O Registers (LPC I/FâD31:F0)
Port
40h
41h
42h
43h
Aliases
50h
51h
52h
53h
Register Name
Counter 0 Interval Time Status Byte
Format
Counter 0 Counter Access Port
Counter 1 Interval Time Status Byte
Format
Counter 1 Counter Access Port
Counter 2 Interval Time Status Byte
Format
Counter 2 Counter Access Port
Timer Control Word
Timer Control Word Register
Counter Latch Command
Default Value
0XXXXXXXb
Undefined
0XXXXXXXb
Undefined
0XXXXXXXb
Undefined
Undefined
XXXXXXX0b
X0h
Type
RO
R/W
RO
R/W
RO
R/W
WO
WO
WO
Datasheet
381
|
▷ |