|
82NM10 Datasheet, PDF (453/671 Pages) Intel Corporation – Intel® NM10 Family Express Chipset | |||
|
◁ |
UHCI Controllers Registers
14.1.8
BCCâBase Class Code Register
(USBâD29:F0/F1/F2/F3)
Address Offset:
0BhAttribute:RO
Default Value:
0ChSize:8 bits
Bit
Description
7:0 Base Class Code (BCC) â RO.
0Ch = Serial Bus controller.
14.1.9
MLTâMaster Latency Timer Register
(USBâD29:F0/F1/F2/F3)
Address Offset: 0Dh
Default Value: 00h
Attribute:
Size:
RO
8 bits
Bit
Description
7:0 Master Latency Timer (MLT) â RO. The USB controller is implemented internal to the
Chipset and not arbitrated as a PCI device. Therefore the device does not require a
Master Latency Timer.
14.1.10 HEADTYPâHeader Type Register
(USBâD29:F0/F1/F2/F3)
Address Offset:
0EhAttribute:RO
Default Value:
FN 0: 80hSize:8 bits
FN 1: 00h
FN 2: 00h
FN 3: 00h
For functions 1, 2, and 3, this register is hardwired to 00h. For function 0, bit 7 is
determined by the values in the USB Function Disable bits (11:8 of the Function Disable
register Chipset Config Registers:Offset 3418h).
Bit
Description
7 Multi-Function Device â RO.
0 = Single-function device.
1 = Multi-function device.
Since the upper functions in this device can be individually hidden, this bit is based on the function-
disable bits in Chipset Config Space: Offset 3418h as follows:
D29:F7_Disa
ble (bit 15)
0b
X
X
X
1
D29:F3_Disa
ble (bit 11)
X
0b
X
X
1
D29:F2_Disa
ble (bit10)
X
X
0b
X
1
D29:F1_Disa
ble (bit 9)
X
X
X
0b
1
Multi-Function
Device (this bit)
1
1
1
1
0
Datasheet
453
|
▷ |