|
82NM10 Datasheet, PDF (358/671 Pages) Intel Corporation – Intel® NM10 Family Express Chipset | |||
|
◁ |
LPC Interface Bridge Registers (D31:F0)
Bit
11
10:9
8
7
6
5
4
3
2:0
Description
Signaled Target Abort (STA) â R/WC.
0 = Target abort Not generated on the backbone.
1 = LPC bridge generated a completion packet with target abort status on the
backbone.
DEVSEL# Timing Status (DEV_STS) â RO.
01 = Medium Timing.
Data Parity Error Detected (DPED) â R/WC.
0 = All conditions listed below Not met.
1 = Set when all three of the following conditions are met:
⢠LPC bridge receives a completion packet from the backbone from a previous
request,
⢠Parity error has been detected (D31:F0:06, bit 15)
⢠PCICMD.PERE bit (D31:F0:04, bit 6) is set.
Fast Back to Back Capable (FBC): Reserved â bit has no meaning on the internal
backbone.
Reserved.
66 MHz Capable (66MHZ_CAP) â Reserved â bit has no meaning on internal
backbone.
Capabilities List (CLIST) â RO. Capability list exists on the LPC bridge.
Interrupt Status (IS) â RO. The LPC bridge does not generate interrupts.
Reserved.
13.1.5
13.1.6
RIDâRevision Identification Register (LPC I/FâD31:F0)
Offset Address: 08h
Default Value: See bit description
Bit
7:0 Revision ID (RID) â RO.
Attribute:
Size:
Description
RO
8 bits
PIâProgramming Interface Register (LPC I/FâD31:F0)
Offset Address: 09h
Default Value: 00h
Bit
7:0 Programming Interface â RO.
Attribute:
Size:
Description
RO
8 bits
358
Datasheet
|
▷ |