English
Language : 

SH7730 Datasheet, PDF (85/1188 Pages) Renesas Technology Corp – Renesas 32-Bit RISC Microcomputer SuperHTM RISC engine Family / SH7780 Series
Section 2 Programming Model
2.2.4 Control Registers
(1) Status Register (SR)
BIt: 31 30 29 28 27
MD RB BL
Initial value: 0 1 1 1 0
R/W: R R/W R/W R/W R
BIt: 15 14 13 12 11
FD
Initial value: 0 0 0 0 0
R/W: R/W R R R R
26 25 24 23 22 21 20 19
00000000
RRRRRRRR
10 9 8 7 6 5 4 3
MQ
IMASK
00011110
R R/W R/W R/W R/W R/W R/W R
18 17 16
000
RRR
210
ST
000
R R/W R/W
Initial
Bit
Bit Name Value R/W Description
31
—
0
R
Reserved
For details on reading/writing this bit, see General
Precautions on Handling of Product.
30
MD
1
R/W Processing Mode
Selects the processing mode.
0: User mode (Some instructions cannot be executed
and some resources cannot be accessed.)
1: Privileged mode
This bit is set to 1 by an exception or interrupt.
29
RB
1
R/W Privileged Mode General Register Bank Specification
Bit
0: R0_BANK0 to R7_BANK0 are accessed as general
registers R0 to R7 and R0_BANK1 to R7_BANK1 can
be accessed using LDC/STC instructions
1: R0_BANK1 to R7_BANK1 are accessed as general
registers R0 to R7 and R0_BANK0–R7_BANK0 can
be accessed using LDC/STC instructions
This bit is set to 1 by an exception or interrupt.
28
BL
1
R/W Exception/Interrupt Block Bit
This bit is set to 1 by a reset, a general exception, or an
interrupt.
While this bit is set to 1, an interrupt request is masked.
In this case, this processor enters the reset state when
a general exception other than a user break occurs.
Rev. 1.00 Sep. 19, 2007 Page 37 of 1136
REJ09B0359-0100