English
Language : 

SH7730 Datasheet, PDF (703/1188 Pages) Renesas Technology Corp – Renesas 32-Bit RISC Microcomputer SuperHTM RISC engine Family / SH7780 Series
Section 21 Serial I/O with FIFO (SIOF)
Whether an interrupt is issued or not as the result of an interrupt source is determined by the
SIIER settings. If an interrupt source is set to 1 and the corresponding bit in SIIER is set to 1, an
SIOF interrupt is issued.
(2) Regarding Transmit and Receive Classification
The transmit sources and receive sources are signals indicating the state; after being set, if the state
changes, they are automatically cleared by the SIOF.
When the DMA transfer is used, a DMA transfer request is pulled low (0 level) for one cycle at
the end of DMA transfer.
(3) Processing when Errors Occur
On occurrence of each of the errors indicated as a status in SISTR, the SIOF performs the
following operations.
• Transmit FIFO underflow (TFUDF)
The immediately preceding transmit data is again transmitted.
• Transmit FIFO overflow (TFOVF)
The contents of the transmit FIFO are protected, and the write operation causing the overflow
is ignored.
• Receive FIFO overflow (RFOVF)
Data causing the overflow is discarded and lost.
• Receive FIFO underflow (RFUDF)
An undefined value is output on the bus.
• FS error (FSERR)
The internal counter is reset according to the signal in which an error occurs.
• Assign error (SAERR)
 If the same slot is assigned to both serial data and control data, the slot is assigned to serial
data.
 If the same slot is assigned to two control data items, data cannot be transferred correctly.
Rev. 1.00 Sep. 19, 2007 Page 655 of 1136
REJ09B0359-0100