English
Language : 

PXD10RM Datasheet, PDF (717/1332 Pages) Freescale Semiconductor, Inc – PXD10 Microcontroller
Chapter 19
IEEE 1149.1 Test Access Port Controller (JTAGC)
19.1 Introduction
The JTAG port of the device consists of three inputs and one output. These pins include test data input
(TDI), test data output (TDO), test mode select (TMS), and test clock input (TCK). TDI, TDO, TMS, and
TCK are compliant with the IEEE 1149.1-2001 standard and are shared with the NDI through the test
access port (TAP) interface.
IEEE 1149.7 (cJTAG) is not supported on this device.
19.2 Block diagram
Figure 19-1 is a block diagram of the JTAG Controller (JTAGC).
Power-on
reset
TMS
TCK
Test access port (TAP)
controller
.
.
TDI
.
.
1-bit bypass register
32-bit device identification register
Boundary scan register
TDO
.
5-bit TAP instruction decoder
.
5-bit TAP instruction register
Figure 19-1. JTAG Controller Block Diagram
19.3 Overview
The JTAGC provides the means to test chip functionality and connectivity while remaining transparent to
system logic when not in test mode. Testing is performed via a boundary scan technique, as defined in the
IEEE 1149.1-2001 standard. In addition, instructions can be executed that allow the Test Access Port
(TAP) to be shared with other modules on the MCU. All data input to and output from the JTAGC is
communicated in serial format.
Freescale Semiconductor
PXD10 Microcontroller Reference Manual, Rev. 1
Preliminary—Subject to Change Without Notice
19-1