English
Language : 

PXD10RM Datasheet, PDF (660/1332 Pages) Freescale Semiconductor, Inc – PXD10 Microcontroller
Note that the wait-state specification consists of two components: haddr[28:26] and haddr[25:24] and
effectively extends the flash read by (8 * haddr[25:24] + haddr[28:26]) cycles.
Table 17-68. Additional Wait-State Encoding
Memory Address
haddr[28:26]
000
001
010
011
100
101
110
111
Additional wait-states
0
1
2
3
4
5
6
7
Table 17-69 shows the relationship of haddr[25:24] to the number of additional wait-states. These are
applied in addition to those specified by haddr[28:26] and thus extend the total wait-state specification
capability.
Table 17-69. Extended Additional Wait-State Encoding
Memory Address
haddr[25:24]
00
01
10
11
Additional Wait-states
(added to those specified by haddr[28:26])
0
8
16
24
17.4.4.13 Timing Diagrams
Since PFLASH2P_LCA controller is typically used in platform configurations with a cacheless core, the
operation of the processor accesses to the platform memories, e.g., flash and SRAM, plays a major role in
the overall system performance. Given the core/platform pipeline structure, the platform’s memory
controllers (PFLASH, PRAM) are designed to provide a zero wait-state data phase response to maximize
processor performance. The following diagrams illustrate operation of various cycle types and responses
referenced earlier in this chapter including stall-while-read (Figure 17-51) and abort-while-read
(Figure 17-52) diagrams.
17-110
PXD10 Microcontroller Reference Manual, Rev. 1
Preliminary—Subject to Change Without Notice
Freescale Semiconductor