English
Language : 

PXD10RM Datasheet, PDF (637/1332 Pages) Freescale Semiconductor, Inc – PXD10 Microcontroller
• Optional 16-channel 2nd-generation Direct Memory Access (DMA)
• Optional off-platform bus master, e.g., FlexRay
• AHB crossbar switch (XBAR)
• Optional Memory Protection Unit (MPU)
• 2-port Platform Flash memory controller (PFLASH2P_LCA) with connections to 3 memory banks
• Platform RAM memory controller (PRAM)
• AHB-to-{IPS/APB} bus controller (AIPS-Lite) for access to on- and off-platform slave modules
• Interrupt Controller (INTC)
• 4-channel System Timers (STM)
• Software Watchdog Timer (SWT)
• Error Correction Status Module (ECSM)
The resulting 32-bit Power Architecture e200z0h platform represents a reference design, where a single
design description can be configured to generate multiple implementations by including/excluding various
platform modules as required by a specific application.
Throughout this document, several important terms are used to describe the PFLASH2P_LCA module and
its connections. These terms are defined here:
• Port — This is used to describe the AMBA-AHB connection(s) into the PFLASH2P_LCA. This
flash controller supports 2 AHB ports. For these platform designs, the PFLASH2P_LCA p0 port is
always connected to the processor core and the p1 port is connected to the non-core bus masters.
• Bank — This term is used to describe the attached flash memories. From the PFLASH2P_LCA’s
perspective, there may be two or three attached banks of flash memory. There are two “code flash”
arrays required and they are attached to banks 0 and 2. The PFLASH2P_LCA treats banks 0 and 2
in a common manner with various configuration fields of the programming model shared across
the two banks. Additionally, there may be a “data flash” attached to bank1. The PFLASH2P_LCA
interface supports three separate connections, one to each memory bank.
• Array — Within each memory bank, there are one (or more) flash array instantiations. Recall the
maximum capacity of the low-cost array is 512 KB, so devices with larger flash memory bank sizes
require multiple instantiations of the array. Within a bank, the array instantiations are named
array0, array1, etc. Since the PFLASH2P_LCA module supports interface signals for each bank, it
is the responsibility of the SoC design to provide the required address decoding, control generation
and read data muxing when there are multiple arrays within a bank. Regardless of the number of
array instantiations or the number of populated banks, the operating configuration of the
PFLASH2P_LCA is defined by the register values contained in bank0 array0.
• Page — This value defines the number of bits read from the flash array in a single access. For this
controller and memory, the page size is 128 bits (16 bytes).
The nomenclature “page buffers and “line buffers” are used interchangeably.
From an architectural and programming model perspective, there are two “configuration variables”
associated with the PFLASH2P_LCA. These variables define the 2 AHB input ports (p0 and p1) initiating
transactions and the three destination flash memory banks (b0, optional b1, b2). The following
abbreviations for these variables are used throughout the document:
Freescale Semiconductor
PXD10 Microcontroller Reference Manual, Rev. 1
Preliminary—Subject to Change Without Notice
17-87