English
Language : 

UPD78F1502AGK-GAK-AX Datasheet, PDF (779/1031 Pages) Renesas Technology Corp – 16-Bit Single-Chip Microcontrollers
78K0R/Lx3
CHAPTER 19 INTERRUPT FUNCTIONS
(5) Program status word (PSW)
The program status word is a register used to hold the instruction execution result and the current status for an
interrupt request. The IE flag that sets maskable interrupt enable/disable and the ISP0 and ISP1 flags that controls
multiple interrupt servicing are mapped to the PSW.
Besides 8-bit read/write, this register can carry out operations using bit manipulation instructions and dedicated
instructions (EI and DI). When a vectored interrupt request is acknowledged, if the BRK instruction is executed, the
contents of the PSW are automatically saved into a stack and the IE flag is reset to 0. If a maskable interrupt request
is acknowledged, the contents of the priority specification flag of the acknowledged interrupt are transferred to the
ISP0 and ISP1 flags. The PSW contents are also saved into the stack with the PUSH PSW instruction. They are
restored from the stack with the RETI, RETB, and POP PSW instructions.
Reset signal generation sets PSW to 06H.
Figure 19-13. Configuration of Program Status Word
<7> <6> <5> <4> <3> <2> <1> 0
PSW IE Z RBS1 AC RBS0 ISP1 ISP0 CY
After reset
06H
Used when normal instruction is executed
ISP1 ISP0 Priority of interrupt currently being serviced
0
0 Enables interrupt of level 0
(while interrupt of level 1 or 0 is being serviced).
0
1 Enables interrupt of level 0 and 1
(while interrupt of level 2 is being serviced).
1
0 Enables interrupt of level 0 to 2
(while interrupt of level 3 is being serviced).
1
1 Enables all interrupts
(waits for acknowledgment of an interrupt).
IE
Interrupt request acknowledgment enable/disable
0 Disabled
1 Enabled
R01UH0004EJ0501 Rev.5.01
763
Jun 20, 2011