English
Language : 

UPD78F1502AGK-GAK-AX Datasheet, PDF (474/1031 Pages) Renesas Technology Corp – 16-Bit Single-Chip Microcontrollers
78K0R/Lx3
CHAPTER 14 SERIAL ARRAY UNIT
(8) Serial channel enable status register m (SEm)
SEm indicates whether data transmission/reception operation of each channel is enabled or stopped.
When 1 is written a bit of serial channel start register 0 (SSm), the corresponding bit of this register is set to 1.
When 1 is written a bit of serial channel stop register 0 (STm), the corresponding bit is cleared to 0.
Channel n that is enabled to operate cannot rewrite by software the value of CKOmn of the serial output register m
(SOm) to be described below, and a value reflected by a communication operation is output from the serial clock
pin.
Channel n that stops operation can set the value of CKOmn of the SOm register by software and output its value
from the serial clock pin. In this way, any waveform, such as that of a start condition/stop condition, can be created
by software.
SEm can be read by a 16-bit memory manipulation instruction.
The lower 8 bits of SEm can be set with an 1-bit or 8-bit memory manipulation instruction with SEmL.
Reset signal generation clears this register to 0000H.
Figure 14-11. Format of Serial Channel Enable Status Register m (SEm)
Address: F0120H, F0121H (SE0), F0160H, F0161H (SE1) After reset: 0000H R
Symbol
15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
SEm
0
0
0
0
0
0
0
0
0
0
0
0 SEm SEm SEm SEm
3
2
1
0
SEm
n
Indication of operation enable/stop status of channel n
0 Operation stops (stops with the values of the control register and shift register, and the statuses of the serial
clock I/O pin, serial data output pin, and the FEF, PEF, and OVF error flags retainedNote).
1 Operation is enabled.
Note Bits 6 and 5 (TSFmn, BFFmn) of the SSRmn register are cleared.
Remark m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3)
R01UH0004EJ0501 Rev.5.01
458
Jun 20, 2011