English
Language : 

UPD78F1502AGK-GAK-AX Datasheet, PDF (1016/1031 Pages) Renesas Technology Corp – 16-Bit Single-Chip Microcontrollers
78K0R/Lx3
APPENDIX D REVISION HISTORY
Edition
2nd Edition
Description
Modification of Table 5-5 Changing CPU Clock
Modification of Table 5-6 Maximum Time Required for Main System Clock
Switchover, fSUBC ↔fSUBC, Table 5-7 Maximum Number of Clocks Required in
fMAINC ↔ fMAINC (changing the division ratio), fSUBC ↔ fSUBC (changing the division
ratio), and Table 5-9 Maximum Number of Clocks Required in fMAINC ↔ fSUBC
Addition of chapter
Modification of Table 7-1 Configuration of Real-Time Counter
Modification of Figure 7-1 Block Diagram of Real-Time Counter
Modification of Figure 7-2 Format of Peripheral Enable Register 0 (PER0)
Modification of Figure 7-3 Format of Real-Time Counter Control Register 0
(RTCC0)
Modification of Figure 7-4 Format of Real-Time Counter Control Register 1
(RTCC1)
Addition of Caution 3 to Figure 7-5 Format of Real-Time Counter Control
Register 2 (RTCC2)
Modification of (7) Minute count register (MIN) to (9) Day count register (DAY)
Modification of (11) Month count register (MONTH) to (13) Watch error correction
register (SUBCUD)
Addition of (17) Port mode register 3 (PM3)
Modification of Note 2 in Figure 7-19 Procedure for Starting Operation of Real-
Time Counter
Addition of 7.4.2 Shifting to STOP mode after starting operation
Addition of 7.4.8 Example of watch error correction of real-time counter
Modification of Figure 10-1 Block Diagram of A/D Converter
Modification of Figure 10-3 Format of Peripheral Enable Register 0 (PER0)
Addition of Note 1 to Figure 10-4 Format of A/D Converter Mode Register (ADM)
Addition of Table 10-2 A/D Conversion Time Selection
Modification of (4) Analog reference voltage control register (ADVRC)
Modification of Figure 10-10 Format of 8-bit A/D Conversion Result Register
(ADCRH)
Modification of Table 10-4. Setting Functions of ANI0/AMP0-/P20,
ANI2/AMP0+/P22, ANI3/AMP1-/P23, ANI5/AMP1+/P25, ANI6/AMP2-/P26, and
ANI8/AMP2+/P150 Pins, Table 10-5. Setting Functions of ANI1/AMP0O/P21,
ANI4/AMP1O/P24, and ANI7/AMP2O/P27 Pins, and Table 10-7. Setting
Functions of ANI15/AVREFM/P157 Pin
Addition of (12) Rewriting DACSWn during A/D conversion to 10.6 Cautions for
A/D Converter
Modification of Figure 11-1 Block Diagram of D/A Converter
Modification of Figure 11-2 Format of Peripheral Enable Register 0 (PER0)
Modification of Remark in Figure 11-3 Format of D/A Converter Mode Register
(DAM)
Addition of Caution to Figure 11-4 Format of D/A Conversion Value Setting
Registers W0 and W1 (DACSW0, DACSW1)
Addition of <1> to 11.4.1 Operation in normal mode and 11.4.2 Operation in real-
time output mode
Addition of (3) to 11.5 Cautions for D/A Converter
(2/14)
Chapter
CHAPTER 5 CLOCK
GENERATOR
(continuation)
CHAPTER 6 TIMER
ARRAY UNIT
CHAPTER 7 REAL-
TIME COUNTER
CHAPTER 10 A/D
CONVERTER
CHAPTER 11 D/A
CONVERTER
R01UH0004EJ0501 Rev.5.01
Jun 20, 2011
1000