English
Language : 

UPD78F1502AGK-GAK-AX Datasheet, PDF (1020/1031 Pages) Renesas Technology Corp – 16-Bit Single-Chip Microcontrollers
78K0R/Lx3
APPENDIX D REVISION HISTORY
Edition
2nd Edition
3rd Edition
Description
(3) Serial interface: IICA in AC Characteristics
• Modification of Table
(3) Voltage Reference in Analog Characteristics
• Addition of Remark
(4) D/A Converter in Analog Characteristics
• Addition of Gain error (EG)
(2) Internal voltage boosting method in LCD Characteristics
• Modification of LCD output voltage variation range
(3) Capacitor split method in LCD Characteristics
• Modification of VLC0 voltage
Addition of chapter
Addition of chapter
DF781508, QB-78K0RLX3: Under development → Under mass production
Addition of QB-Programmer Programming GUI Operation User’s Manual to
Related Documents
Modification of 1.1 Features
Modification of 2.2.21 RESET and 2.2.22 REGC
Addition of Note 1 to Figure 3-1 Memory Map (μPD78F1500, 78F1503, 78F1506)
Addition of Note 1 to Figure 3-2 Memory Map (μPD78F1501, 78F1504, 78F1507)
Addition of Note 1 to and modification of Figure 3-3 Memory Map (μPD78F1502,
78F1505, 78F1508)
Modification of description in 3.1.1 (1) Vector table area
Modification of 3.1.2 Mirror area
Modification of description in and addition of Cautions 1, 2 to 3.1.3 Internal data
memory space
Modification of Figure 3-7 Correspondence Between Data Memory and
Addressing (μPD78F1502, 78F1505, 78F1508)
Addition of Cautions 2, 3 to 3.2.1 (3) Stack pointer (SP)
Modification of Figure 4-1 Block Diagram of P00 and P01
Modification of Figure 4-2 Block Diagram of P02
Modification of Figure 5-6 Format of System Clock Control Register (CKC)
Modification of <2> in 5.6.2 (2) Example of setting procedure when using internal
high-speed oscillation clock as CPU/peripheral hardware clock
Modification of Table 5-4 CPU Clock Transition and SFR Register Setting
Examples
Modification of Table 5-8 Maximum Number of Clocks Required in fIH ↔fMX and
Table 5-9 Maximum Number of Clocks Required in fMAINC ↔fSUBC
Modification of Note 1 in Figure 6-6 Format of Timer Clock Select Register m
(TPSm)
Modification of Figure 6-7 Format of Timer Mode Register mn (TMRmn) (1/4)
Addition of description of Event counter mode to Table 6-4 Operations from Count
Operation Enabled State to TCRmn Count Start
Addition of description to 6.4.3 (1) Changing values set in registers
TOp,TOEp,TOLp, and TOMp during timer operation
(6/14)
Chapter
CHAPTER 31
ELECTRICAL
SPECIFICATIONS
(TARGET)
(continuation)
APPENDIX A
DEVELOPMENT
TOOLS
APPENDIX B
REVISION HISTORY
Throughout
INTRODUCTION
CHAPTER 1 OUTLINE
CHAPTER 2 PIN
FUNCTIONS
CHAPTER 3 CPU
ARCHITECTURE
CHAPTER 4 PORT
FUNCTIONS
CHAPTER 5 CLOCK
GENERATOR
CHAPTER 6 TIMER
ARRAY UNIT
R01UH0004EJ0501 Rev.5.01
Jun 20, 2011
1004