English
Language : 

HD6432351 Datasheet, PDF (182/989 Pages) Renesas Technology Corp – The H8S/2000 CPU has an internal 32-bit architecture, is provided with sixteen 16-bit general registers and a concise
6.5.6 Basic Timing
Figure 6-15 shows the basic access timing for DRAM space. The basic DRAM access timing is 4
states. Unlike the basic bus interface, the corresponding bits in ASTCR control only enabling or
disabling of wait insertion, and do not affect the number of access states. When the corresponding
bit in ASTCR is cleared to 0, wait states cannot be inserted in the DRAM access cycle.
The 4 states of the basic timing consist of one Tp (precharge cycle) state, one Tr (row address
output cycle), and two Tc (column address output cycle) states, Tc1 and Tc2.
Tp
Tr
Tc1
Tc2
ø
A23 to A0
row
column
CSn (RAS)
CAS, LCAS
Read
HWR, LWR
(UWE, LWE)
D15 to D0
Write
HWR, LWR
(UWE, LWE)
D15 to D0
Note: n = 2 to 5
Figure 6-15 Basic Access Timing (2-WE System)
162