English
Language : 

PXN20RM Datasheet, PDF (1252/1376 Pages) Freescale Semiconductor, Inc – PXN20 Microcontroller
Nexus Development Interface (NDI)
36.7.9.7.2
JTAG Sequence for Read Access of Memory-Mapped Resources
Table 36-66. Accessing Memory-Mapped Resources (Reads)
Step #
1
2
3
4
5
6
7
TCLK clocks
13
37
13
37
13
37
—
Description
Nexus Command = write to read/write access address register (RWA)
Write RWA (initialize starting read address—data input on TDI)
Nexus Command = write to read/write control/status register (RWCS)
Write RWCS (initialize read access mode and CNT value—data input on TDI)
Nexus Command = read read/write access data register (RWD)
Read RWD (data output on TDO)
If CNT > 0, go back to Step #5
36.7.9.7.3
JTAG Sequence for Write Access of Memory-Mapped Resources
Table 36-67. Accessing Memory-Mapped Resources (Writes)
Step #
1
2
3
4
5
6
7
TCLK clocks
13
37
13
37
13
37
—
Description
Nexus Command = write to read/write access control/status register (RWCS)
Write RWCS (initialize write access mode and CNT value—data input on TDI)
Nexus Command = write to read/write address register (RWA)
Write RWA (initialize starting write address—data input on TDI)
Nexus Command = read read/write access data register (RWD)
Write RWD (data output on TDO)
If CNT > 0, go back to Step #5
36.8 Debug Implementation
This section describes the practical implementation of the debug port, its management, and the
multiplexing strategy of its pads.
Standard JTAG (compliant to IEEE 1149.1) support is provided on all versions of the PXN20, and is
described in Chapter 35, IEEE 1149.1 Test Access Port Controller (JTAGC). The Nexus Debug Interface
(NDI), which is composed of the Nexus2+ (N2+) and Nexus3 (N3) clients running on the two cores, is
available on the 256-pin package. This provides real-time development capabilities in compliance with the
IEEE-ISTO 5001-2003 standard.
36.9 Debug Capabilities
The debug classifications according to the Nexus consortium are shown in Figure 36-80.
36-102
PXN20 Microcontroller Reference Manual, Rev. 1
Freescale Semiconductor