|
SH7727 Datasheet, PDF (653/1109 Pages) Renesas Technology Corp – Renesas 32-Bit RISC Microcomputer SuperH RISC engine Family/SH7700 Series | |||
|
◁ |
Section 19 Serial Communication Interface with FIFO (SCIF)
Table 19.3 SCSMR2 Settings
SCSMR2 Settings
n
Clock Source
CKS1
CKS0
0
PÏ
0
0
1
PÏ/4
0
1
2
PÏ/16
1
0
3
PÏ/64
1
1
Note: Find the bit rate error by the following formula:
Error (%) =
PÏ
à 106 â 1 à 100
(N+1) Ã 64 Ã 22nâ1 Ã B
Table 19.4 lists examples of SCBRR2 settings.
Table 19.4 Bit Rates and SCBRR2 Settings
Bit Rate (bits/s) n
110
1
150
1
300
0
600
0
1200
0
2400
0
4800
0
9600
0
19200
0
31250
0
38400
0
2
N
Error (%) n
141 0.03
1
103 0.16
1
207 0.16
0
103 0.16
0
51
0.16
0
25
0.16
0
12
0.16
0
6
â6.99 0
2
8.51
0
1
0.00
0
1
â18.62 0
PÏ (MHz)
2.097152
N
Error (%) n
148 â0.04 1
108 0.21
1
217 0.21
0
108 0.21
0
54
â0.70 0
26
1.14
0
13
â2.48 0
6
â2.48 0
2
13.78 0
1
4.86
0
0
â14.67 0
2.4576
N
Error (%)
174 â0.26
127 0.00
255 0.00
127 0.00
63 0.00
31 0.00
15 0.00
7
0.00
3
0.00
1
22.88
1
0.00
Rev. 5.00 Dec 12, 2005 page 581 of 1034
REJ09B0254-0500
|
▷ |