English
Language : 

SH7727 Datasheet, PDF (247/1109 Pages) Renesas Technology Corp – Renesas 32-Bit RISC Microcomputer SuperH RISC engine Family/SH7700 Series
Section 7 Interrupt Controller (INTC)
Interrupt Source
INTEVT Code
(INTEVT2 Code)
Interrupt
Priority
IPR (Bit
(Initial Value) Numbers)
Priority
within IPR
Setting Default
Unit
Priority
PCC0 PC0SWIR H'200–3C0* (H'9C0) 0–15 (0)
IPRF(7–4)
High
High
PC0IRIR H'200–3C0* (H'9C0) 0–15 (0)
PC0SCIR H'200–3C0* (H'9C0) 0–15 (0)
PC0CDIR H'200–3C0* (H'9C0) 0–15 (0)
PC0RCIR H'200–3C0* (H'9C0) 0–15 (0)
PC0BWIR H'200–3C0* (H'9C0) 0–15 (0)
PC0BDIR H'200–3C0* (H'9C0) 0–15 (0)
Low
TMU0 TUNI0
H'400 (H'400)
0–15 (0)
IPRA (15–12) —
TMU1 TUNI1
H'420 (H'420)
0–15 (0)
IPRA (11–8) —
TMU2 TUNI2
H'440 (H'440)
0–15 (0)
IPRA (7–4) —
RTC
ATI
H'480 (H'480)
0–15 (0)
IPRA (3–0) High
PRI
H'4A0 (H'4A0)
CUI
H'4C0 (H'4C0)
Low
SCI0
ERI
H'4E0 (H'4E0)
0–15 (0)
IPRB (7–4) High
RXI
H'500 (H'500)
TXI
H'520 (H'520)
TEI
H'540 (H'540)
Low
WDT
ITI
H'560 (H'560)
0–15 (0)
IPRB (15–12) —
REF
RCMI
H'580 (H'580)
0–15 (0)
IPRB (11–8) High
ROVI
H'5A0 (H'5A0)
Low
Low
Note: * The code corresponding to an interrupt level shown in table 7.6 is set.
Rev. 5.00 Dec 12, 2005 page 175 of 1034
REJ09B0254-0500