English
Language : 

SH7706 Datasheet, PDF (98/749 Pages) Renesas Technology Corp – Renesas 32-Bit RISC Microcomputer SuperH™ RISC engine Family/SH7700 Series
Section 2 CPU
From any state when
RESETP = 0
From any state but hardware standby
mode or bus-released state when RESETM = 0
Power-on reset
state
RESETP = 1
RESETP = 0
Manual reset
state
Reset state
RESETM = 1
Exception-handling state
Interrupt Bus-released state BuBsusrerqeuqceulBseetsuatsrcarlneecaqeruEianenxtscectererputpiot n
End of exception
transition
processing
Bus request
Program execution state
Bus
request
Bus
request
clearance
SLEEP
instruction
with STBY
bit cleared
SLEEP
instruction
with STBY
bit set
Interrupt
Sleep mode
CA = 1, RESETP=0
Hardware standby mode*
Software standby mode
Power-down state
Note: * The hardware standby mode is entered when the CA pin goes low level from any state.
Figure 2.6 Processor State Transitions
2.5.2 Processor Modes
There are two processor modes: privileged mode and user mode. The processor mode is
determined by the processor mode bit (MD) in the status register (SR). User mode is selected
when the MD bit is 0, and privileged mode when the MD bit is 1. When the reset state or
exception state is entered, the MD bit is set to 1. When exception handling ends, the MD bit is
cleared to 0 and user mode is entered. There are certain registers and bits which can only be
accessed in privileged mode.
Rev. 5.00 May 29, 2006 page 50 of 698
REJ09B0146-0500