English
Language : 

SH7706 Datasheet, PDF (675/749 Pages) Renesas Technology Corp – Renesas 32-Bit RISC Microcomputer SuperH™ RISC engine Family/SH7700 Series
24.3.5 Burst ROM Timing
Section 24 Electrical Characteristics
T1
TB2
TB1
TB2
TB1
TB2
TB1
T2
CKIO
tAD
A25 to A4
tAD
A3 to A0
tCSD1
CSn
tRWD
RD/WR
tRSD
tRSD tAH
RD
tRDH1
tRDS
D31 to D0
tBSD
tBSD
BS
DACKn
tDAKD1
WAIT
tAD
tAD
tAH
tCSD2 tRWH
tRDH1
tRWD
tRSD
tAH
tRSD tRWH
tRDS1
tRDH1
tBSD
tBSD
tDAKD2
tWTS tWTH
Note: In the write cycle, the basic bus cycle, the basic bus cycle is performed.
tRDH1: Stipulated from the faster negate timing of CSn or RD
tAH: Stipulated from the slower negate timing of CSn, RD, or WEn
Figure 24.19 Burst ROM Bus Cycle (No Wait)
Rev. 5.00 May 29, 2006 page 627 of 698
REJ09B0146-0500