English
Language : 

SH7706 Datasheet, PDF (496/749 Pages) Renesas Technology Corp – Renesas 32-Bit RISC Microcomputer SuperH™ RISC engine Family/SH7700 Series
Section 16 Serial Communication Interface with FIFO (SCIF)
Initial
Bit Bit Name Value R/W Description
4
O/E
0
R/W Parity Mode
Selects even or odd parity when parity bits are added and
checked. The O/E setting is used only when the PE is set
to 1 to enable parity addition and check. The O/E setting is
ignored when parity addition and check is disabled.
0: Even parity.
Note: If even parity is selected, the parity bit is added to
transmit data to make an even number of 1s in the
transmitted character and parity bit combined. Receive
data is checked to see if it has an even number of 1s in
the received character and parity bit combined.
1: Odd parity.
Note: If odd parity is selected, the parity bit is added to
transmit data to make an odd number of 1s in the
transmitted character and parity bit combined. Receive
data is checked to see if it has an odd number of 1s in
the received character and parity bit combined.
3
STOP
0
R/W Stop Bit Length
Selects one or two bits as the stop bit length.
In receiving, only the first stop bit is checked, regardless of
the STOP bit setting. If the second stop bit is 1, it is treated
as a stop bit, but if the second stop bit is 0, it is treated as
the start bit of the next incoming character.
0: One stop bit.
Note: In transmitting, a single bit of 1 is added at the
end of each transmitted character.
1: Two stop bits.
Note: In transmitting, two bits of 1 are added at the end
of each transmitted character.
2
—
0
R
Reserved
This bit is always read as 0. The write value should always
be 0.
Rev. 5.00 May 29, 2006 page 448 of 698
REJ09B0146-0500